

# **Key detection experiment in Vivado**

Technical Email: alinx@aithtech.com Sales Email: rachel.zhou@alinx.com

#### 1 Document Introduction

Through the button detection experiment, check whether the key function of the development board is normal, understand the specific relationship between the hardware description language and the FPGA, and learn the use of Vivado RTL ANALYSIS.

#### 2 Experiment Environment

- Windows 7 SPI 64 bit
- Vivado (vivado2017.4)
- ALINX Brand FPGA Development Board (AXKU040 FPGA Development Board)

# 3 Experiment Principle

### 3.1 Key Hardware Circuit



Keys Hardware Circuit on AXKU040 FPGA Development Board

As can be seen from the circuit, the key of the circuit is high when it is released, and low when it is pressed.

#### 3.2 Programming

The program looks at the connection between the hardware description language and the FPGA hardware through a simple hardware description language. First, we pass the key input through a nongate and then pass through two sets of D flip-flops. The signal that passes through the D flip-flop is latched on the rising edge of the D flip-flop clock input and then sent to the output.





Before the hardware description language coding, we have completed the hardware construction, which is a normal development process. With hardware design ideas, whether through drawing or Verilog HDL, VHDL can complete the design, according to the design of complex programs and familiar procedures for a language to select tools.

# 4 Project Analysis

(1) First, Create the test project of the key, add the verilog testing code, and complete the process of compiling and assigning pins





(2) We can view the design using the "RTL ANALYSIS" tool





(3) By analyzing the RTL graph, it can be seen that the first-stage D flip-flop is input after being inverted, and the second-level direct input is consistent with the expected design.



#### 5 Experimental result

After the Bit program is downloaded to the development board, the AXKU040 FPGA development board, "LED1", "LED2", "LED3", "LED4" are all OFF.

Press "KEY1", Then "LED1" and "LED3" are all on, "LED2" and "LED4" are all off.

Press "KEY2", Then "LED2" and "LED4" are all on, "LED1" and "LED3" are all off.



## 6 Appendix

endmodule

key\_test.v(verilog Code)

```
timescale 1ns / 1ps
module key test
input
                        sys clk p,
                                      // Differentia system clock 200Mhz input on board
input
                        sys_clk n,
                                      //input four key signal, when the keydown, the value is 0
input [1:0]
                       key in,
output[3:0]
                       led
                                      //LED display ,when the siganl high,LED lighten
);
reg[3:0]
                       led r;
                                          //define the first stage register , generate four
D Flip-flop
                                //define the second stage register ,generate four
                        led r1;
reg[3:0]
D Flip-flop
//Differentia system clock to single end clock
//-----
wire
             sys clk;
  IBUFGDS #
     .DIFF TERM ("FALSE"),
     .IBUF LOW PWR ("FALSE")
 u ibufg sys clk
     .I (sys clk p),
     .IB (sys clk n),
     .0 (sys clk )
always@(posedge sys clk)
begin
led r \leftarrow \{2\{\sim \text{key in}\}\}; //first stage latched data
always@(posedge sys clk)
begin
led r1 <= led r; //second stage latched data</pre>
end
assign led = led r1;
```